Renesas Electronics /R7FA6M4AF /GPT164 /GTSSR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GTSSR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (0)SSGTRGAR 0 (0)SSGTRGAF 0 (0)SSGTRGBR 0 (0)SSGTRGBF 0 (0)SSGTRGCR 0 (0)SSGTRGCF 0 (0)SSGTRGDR 0 (0)SSGTRGDF 0 (0)SSCARBL 0 (0)SSCARBH 0 (0)SSCAFBL 0 (0)SSCAFBH 0 (0)SSCBRAL 0 (0)SSCBRAH 0 (0)SSCBFAL 0 (0)SSCBFAH 0 (0)SSELCA 0 (0)SSELCB 0 (0)SSELCC 0 (0)SSELCD 0 (0)SSELCE 0 (0)SSELCF 0 (0)SSELCG 0 (0)SSELCH 0 (0)CSTRT

SSGTRGAR=0, SSGTRGAF=0, SSELCB=0, SSCBRAL=0, SSGTRGDF=0, SSGTRGCF=0, SSCAFBH=0, CSTRT=0, SSELCH=0, SSGTRGDR=0, SSCBRAH=0, SSELCC=0, SSELCD=0, SSCAFBL=0, SSCARBH=0, SSCARBL=0, SSGTRGBF=0, SSCBFAL=0, SSELCA=0, SSELCF=0, SSCBFAH=0, SSGTRGCR=0, SSELCG=0, SSELCE=0, SSGTRGBR=0

Description

General PWM Timer Start Source Select Register

Fields

SSGTRGAR

GTETRGA Pin Rising Input Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTETRGA input

1 (1): Counter start enabled on the rising edge of GTETRGA input

SSGTRGAF

GTETRGA Pin Falling Input Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTETRGA input

1 (1): Counter start enabled on the falling edge of GTETRGA input

SSGTRGBR

GTETRGB Pin Rising Input Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTETRGB input

1 (1): Counter start enabled on the rising edge of GTETRGB input

SSGTRGBF

GTETRGB Pin Falling Input Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTETRGB input

1 (1): Counter start enabled on the falling edge of GTETRGB input

SSGTRGCR

GTETRGC Pin Rising Input Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTETRGC input

1 (1): Counter start enabled on the rising edge of GTETRGC input

SSGTRGCF

GTETRGC Pin Falling Input Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTETRGC input

1 (1): Counter start enabled on the falling edge of GTETRGC input

SSGTRGDR

GTETRGD Pin Rising Input Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTETRGD input

1 (1): Counter start enabled on the rising edge of GTETRGD input

SSGTRGDF

GTETRGD Pin Falling Input Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTETRGD input

1 (1): Counter start enabled on the falling edge of GTETRGD input

SSCARBL

GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0

1 (1): Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0

SSCARBH

GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1

1 (1): Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1

SSCAFBL

GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0

1 (1): Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0

SSCAFBH

GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1

1 (1): Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1

SSCBRAL

GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0

1 (1): Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0

SSCBRAH

GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Start Enable

0 (0): Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1

1 (1): Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1

SSCBFAL

GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0

1 (1): Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0

SSCBFAH

GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Start Enable

0 (0): Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1

1 (1): Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1

SSELCA

ELC_GPTA Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTA input

1 (1): Counter start enabled at the ELC_GPTA input

SSELCB

ELC_GPTB Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTB input

1 (1): Counter start enabled at the ELC_GPTB input

SSELCC

ELC_GPTC Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTC input

1 (1): Counter start enabled at the ELC_GPTC input

SSELCD

ELC_GPTD Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTD input

1 (1): Counter start enabled at the ELC_GPTD input

SSELCE

ELC_GPTE Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTE input

1 (1): Counter start enabled at the ELC_GPTE input

SSELCF

ELC_GPTF Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTF input

1 (1): Counter start enabled at the ELC_GPTF input

SSELCG

ELC_GPTG Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTG input

1 (1): Counter start enabled at the ELC_GPTG input

SSELCH

ELC_GPTH Event Source Counter Start Enable

0 (0): Counter start disabled at the ELC_GPTH input

1 (1): Counter start enabled at the ELC_GPTH input

CSTRT

Software Source Counter Start Enable

0 (0): Counter start disabled by the GTSTR register

1 (1): Counter start enabled by the GTSTR register

Links

() ()